TY - JOUR
T1 - Performance enhancement of solution-processed p-type CuI TFTs by self-assembled monolayer treatment
AU - Wang, Mingyang
AU - Li, Hu
AU - Xin, Qian
AU - Zhuang, Mingyu
AU - Wang, Zhiyuan
AU - Yuan, Yuzhuo
AU - Yin, Xuemei
AU - Zheng, Xiaoxiao
AU - Zhang, Jiawei
AU - Song, Aimin
PY - 2023/11/30
Y1 - 2023/11/30
N2 - Self-assembled monolayer (SAM) treatment of gate dielectrics plays a key role in the improvement of the electrical performance of organic thin-film transistors (TFTs) by reducing the interface traps. However, it is rarely explored in inorganic TFTs owing to possible irreversible damage to very thin SAMs during the sputtering and high-temperature annealing processes that are often used to deposit inorganic materials. Here, the feasibility of performance enhancement of inorganic p-type Zn-doped CuI TFTs is explored by a SAM treatment using 3-aminopropyltriethoxysilane (APTES) on the gate dielectric. Our result shows that the TFT performance is significantly enhanced with a 50% reduction in the interface trap density, a 326% increase in the hole mobility from 0.38 to 1.24 cm
2V
-1s
-1and a 5-fold increase in the current on/off ratio from 2.6 × 10
6 to 1.1 × 10
7. In addition, the bias stress stability of the TFTs after the treatment is dramatically enhanced by a factor of 10 due to the improved interface properties. The threshold voltage shift is reduced from +19.6 to +1.8 V after 3600 s positive bias stress. The simple yet effective interface treatment approach may have great potential in the fabrication of high-performance inorganic p-type electronic devices.
AB - Self-assembled monolayer (SAM) treatment of gate dielectrics plays a key role in the improvement of the electrical performance of organic thin-film transistors (TFTs) by reducing the interface traps. However, it is rarely explored in inorganic TFTs owing to possible irreversible damage to very thin SAMs during the sputtering and high-temperature annealing processes that are often used to deposit inorganic materials. Here, the feasibility of performance enhancement of inorganic p-type Zn-doped CuI TFTs is explored by a SAM treatment using 3-aminopropyltriethoxysilane (APTES) on the gate dielectric. Our result shows that the TFT performance is significantly enhanced with a 50% reduction in the interface trap density, a 326% increase in the hole mobility from 0.38 to 1.24 cm
2V
-1s
-1and a 5-fold increase in the current on/off ratio from 2.6 × 10
6 to 1.1 × 10
7. In addition, the bias stress stability of the TFTs after the treatment is dramatically enhanced by a factor of 10 due to the improved interface properties. The threshold voltage shift is reduced from +19.6 to +1.8 V after 3600 s positive bias stress. The simple yet effective interface treatment approach may have great potential in the fabrication of high-performance inorganic p-type electronic devices.
KW - CuI
KW - Current on/off ratio
KW - Mobility
KW - Self-assembled monolayer
KW - Thin-film transistors
UR - http://www.scopus.com/inward/record.url?scp=85165994682&partnerID=8YFLogxK
UR - https://www.mendeley.com/catalogue/257d8218-3f23-3070-ac34-774cd6568941/
U2 - 10.1016/j.apsusc.2023.158075
DO - 10.1016/j.apsusc.2023.158075
M3 - Article
SN - 0169-4332
VL - 638
JO - Applied Surface Science
JF - Applied Surface Science
M1 - 158075
ER -